# **LEO-1** Homebrew Computer

## Registers, Control Signals and Buses

Rev 1.7, 13th September 2017, John Croudy

#### Introduction

The LEO-1 CPU, like most digital computers, operates by fetching, decoding and executing *instructions* which are stored in memory. Each *instruction cycle* results in the execution of one instruction. These instructions perform operations on registers and sometimes memory or memory-mapped devices. The Control Unit coordinates this process using a kind of state machine built from combinational logic. The whole thing is run by a system clock which is essentially just an oscillator. Each tick of this oscillator is called a *clock cycle*.

Fetching and execution of instructions proceeds in up to eight *states*, each state corresponding to one clock cycle. Each clock tick moves to the next state. The first state is called *State 0* and the last is called *State 7*. The period of State 0 to 3 is called *Phase 1* and the period of State 4 to 7 is called *Phase 2*.

This document describes the electrical signals that LEO-1 uses while it is running and what these signals do. There are individual signals that originate in the state machine and groups of signals (*buses*) that originate in registers.

## Registers

In addition to the eight general-purpose registers in the Register Unit, there are several Control Unit registers which are not directly visible to the programmer. These registers are listed in the table below.

| Name   | Width | Function                                                                                                                                                                                                                                                                                                                                                                                        |
|--------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PC     | 16    | The <i>Program Counter</i> contains the address of the instruction being fetched and executed. At the end of the instruction cycle, it is usually incremented, but during a branch instruction a value between -128 and 127 is added to it. During the instruction fetch, the I-Bank and PC are together placed on the address bus to form the 24-bit address of the instruction to be fetched. |
| IR     | 16    | The <i>Instruction Register</i> holds the current instruction. During states 0 and 1 this data is invalid. At state 2, the instruction fetch occurs and by state 3 the IR is stable and valid. This register creates the signals IR0 to IR15.                                                                                                                                                   |
| I-Bank | 8     | The <i>Instruction Bank</i> register specifies the high 8 bits of the address of the instruction to fetch. During the instruction fetch, this value is placed on bits 23 to 16 of the address bus while the PC is placed on bits 15 to 0 of the address bus.                                                                                                                                    |
| D-Bank | 8     | The <i>Data Bank</i> register specifies the high 8 bits of the address of a memory load or store operation. During a memory access instruction, this value is placed on bits 23 to 16 of the address bus while the held R Bus is placed on bits 15 to 0 of the address bus.                                                                                                                     |

## Signals

In the table below, the logic for each signal is defined in terms of other signals. This is written in the same way that logic operations are specified in the C language. The signals are all derived from either state signals or bits from the instruction register. These signal names appear in the schematics and also in the Logisim simulation.

Signals with names that start with / use negative logic (active low). All other signals use positive logic (active high). Because 74 series chips tend to use active low enable signals, the majority of the single-bit signals in LEO-1 use negative logic. All multi-bit buses and registers, however, use positive logic.

When a signal is referred to as being 'active' or 'asserted', both terms mean the signal's logic state is *true*. Conversely, 'inactive' and 'unasserted' mean *false*. For positive logic signals, *true* means the associated wire or PCB trace is high (5 volts). For negative logic signals, *true* means the associated wire or PCB trace is low (0 volts).

| Name    | Pg | Description                                                                                                                                                                                                                                                                                                         |
|---------|----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| /STATEn | C3 | There can be up to eight states in each instruction cycle, each state lasting for one clock cycle. Exactly one /STATEn signal is active during each state.                                                                                                                                                          |
| IRn     | C7 | There are 16 bits in one instruction word. After an instruction has been fetched into the instruction register on state 2, each instruction bit creates a signal called IR0 to IR15. On any given cycle, these bits are invalid prior to state 2 as they will still contain the data from the previous instruction. |
| /PHASE1 | С3 | This signal is asserted during phase 1 of the instruction cycle. This occurs during states 0 to 3.                                                                                                                                                                                                                  |
|         |    | /PHASE1 = /STATE0    /STATE1    /STATE2    /STATE3                                                                                                                                                                                                                                                                  |
| /PHASE2 | С3 | This signal is asserted during phase 2 of the instruction cycle. This occurs during states 4 to 6. /PHASE2 = /STATE4    /STATE5    /STATE6    /STATE7                                                                                                                                                               |
| /RESET  | С3 | This signal is asserted when the reset button is pressed. It is connected to all registers and the state counter which it clears to zero.                                                                                                                                                                           |

| /OPREG   | C7 | This signal indicates that the instruction is Type 0 meaning a register or memory instruction.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|----------|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|          |    | /OPREG = !IR15 && !IR14                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| /OPIMM   | C7 | This signal indicates that the instruction is Type 1 meaning an immediate instruction.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|          |    | /OPIMM = !IR15 && IR14                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| /OPJPBR  | C7 | This signal indicates that the instruction is Type 2 meaning a jump or branch instruction.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|          |    | /OPJPBR = IR15 && !IR14                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| /OPMISC  | C7 | This signal indicates that the instruction is Type 3 meaning a miscellaneous instruction.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|          |    | /OPMISC = IR15 && IR14                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| /SWHL    | C4 | This signal is asserted when the instruction is the <b>swhl</b> instruction.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|          |    | /SWHL = /OPMISC && IR0 && IR1 && !IR2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| /REGIMM  | C7 | This signal is asserted when /OPREG is asserted or /OPIMM is asserted.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|          |    | /REGIMM = /OPREG    /OPIMM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| /REGIMEX | C7 | This signal is asserted when /REGIMM is asserted, or /SWHL is asserted.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|          |    | /REGIMEX = /REGIMM    /SWHL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| /opt     | С3 | This signal indicates that the instruction cycle is being optimized for speed. A full eight clock cycles is only needed to complete memory load and store operations. All other operations can be completed in only six clock cycles. Therefore, when /MEM is not asserted, if the optimization is enabled, /OPT is asserted. This causes the /REGWRI and /DATWRI signals to be asserted early, which completes the necessary register and PC writes for that instruction. If /OPT is active at state 6, the state counter resets to zero and the instruction ends early. This optimization can be switched off by using a jumper. This is an experiment to see what affect it has on the overall speed of a program. |
|          |    | /OPT = optimization-enabled && !/MEM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |

| /IRCODEn | C4 | This is a set of internal signals that are generated by the low three bits of the instruction register. They are used by miscellaneous and jump/branch instructions.                                                                                                                                                                                                    |
|----------|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|          |    | <pre>/IRCODE0 = !IR2 &amp;&amp; !IR1 &amp;&amp; !IR0<br/>/IRCODE1 = !IR2 &amp;&amp; !IR1 &amp;&amp; IR0<br/>/IRCODE2 = !IR2 &amp;&amp; IR1 &amp;&amp; IR0<br/>/IRCODE3 = !IR2 &amp;&amp; IR1 &amp;&amp; IR0<br/>/IRCODE4 = IR2 &amp;&amp; !IR1 &amp;&amp; !IR0<br/>/IRCODE5 = IR2 &amp;&amp; !IR1 &amp;&amp; IR0<br/>/IRCODE6 = IR2 &amp;&amp; IR1 &amp;&amp; IR0</pre> |
| /JUMP    | C4 | This signal is asserted when the instruction is the <b>jump</b> instruction.                                                                                                                                                                                                                                                                                            |
|          |    | /JUMP = /OPJPBR && /IRCODE0                                                                                                                                                                                                                                                                                                                                             |
| /HALT    | C4 | This signal is asserted when the instruction is the <b>halt</b> instruction.                                                                                                                                                                                                                                                                                            |
|          |    | /HALT = /OPMISC && /IRCODE7                                                                                                                                                                                                                                                                                                                                             |
| /CR      | C4 | When active, this signal resets the state counter to zero. It is asserted when /HALT is active. It is also asserted if /OPT is active on state 5 and thus ends the instruction early.                                                                                                                                                                                   |
|          |    | /CR = /HALT    (/OPT && /STATE5)                                                                                                                                                                                                                                                                                                                                        |
| /REGWRI  | С3 | This signal causes the Register Unit to write the contents of the RIN bus to the C-selected register. It is asserted during state 6 (or state 4 if /OPT is asserted).<br>/REGWRI = /REGIMEX && !/MEMST && (/OPT ? /STATE4 : /STATE6)                                                                                                                                    |
|          | C2 | This is an intermediate signal which is used to generate the /RANKWRT and                                                                                                                                                                                                                                                                                               |
| /DAIWRI  | 5  | PCWRI signals. It is asserted during state 7 (or state 5 if /OPT is asserted).                                                                                                                                                                                                                                                                                          |
|          |    | /DATWRI = /OPT ? /STATE5 : /STATE7                                                                                                                                                                                                                                                                                                                                      |
| /BANK    | C4 | This is an intermediate signal which indicates that the instruction is a <b>bank</b> or <b>banki</b> instruction.                                                                                                                                                                                                                                                       |
|          |    | /BANK = /OPMISC && (/IRCODE1    /IRCODE2)                                                                                                                                                                                                                                                                                                                               |
| /BANKWW  | C4 | This is an intermediate signal which indicates that the instruction is a <b>jump</b> , <b>bank</b> or <b>banki</b> instruction, all of which require a write to a bank register.                                                                                                                                                                                        |
|          |    | /BANKWW = /JUMP    /BANK                                                                                                                                                                                                                                                                                                                                                |

| /BANKWRI | C4 | This signal is the bank write strobe. When asserted, one of the two bank registers gets a write signal and stores the data currently on HRBUS<7:0>. Which bank register performs the write depends on other signals.                   |
|----------|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|          |    | /BANKWRI = /BANKWW && /DATWRI                                                                                                                                                                                                          |
| /BREGLIT | C4 | This signal indicates that the instruction is an immediate instruction, either immediate to register or immediate to bank. It is used to decide whether to use the B Bus or the literal value instruction bits as the ALU 'B' operand. |
|          |    | /BREGLIT = /OPIMM    (/OPMISC && /IRCODE1)                                                                                                                                                                                             |
| /ZERO    | C4 | This signal is asserted when the data on the held C Bus is zero.                                                                                                                                                                       |
|          |    | /ZERO = (HCBUS == 0)                                                                                                                                                                                                                   |
| /PLUS    | C4 | This signal is asserted when the signed value on the held C Bus is positive.                                                                                                                                                           |
|          |    | /PLUS = (0 == HCBUS & 0x8000)                                                                                                                                                                                                          |
| /TAKEBRA | C4 | This signal is asserted when the instruction is a branch instruction and the branch will be taken.                                                                                                                                     |
|          |    | CANBRA = /IRCODE7   <br>(/IRCODE3 && /ZERO)   <br>(/IRCODE4 && !/ZERO)   <br>(/IRCODE5 && /PLUS)   <br>(/IRCODE6 && !/PLUS)                                                                                                            |
|          |    | /TAKEBRA = /OPJPBR && CANBRA                                                                                                                                                                                                           |
| IMEM     | C7 | This is an alias for IR3. When the instruction is Type 0 it indicates a memory read or write operation.<br>IMEM = IR3                                                                                                                  |
| IMEMWR   | C7 | This is an alias for IR4. When the instruction is Type 0 and IMEM is asserted, it indicates a memory write operation.                                                                                                                  |
|          |    | IMEMWR = IR4                                                                                                                                                                                                                           |
| /MEM     | C3 | This signal is asserted when the instruction is a memory instruction.                                                                                                                                                                  |
|          |    | /MEM = /OPREG && IMEM                                                                                                                                                                                                                  |
| /MEMLD   | С3 | This signal is asserted when the instruction is a memory load instruction.                                                                                                                                                             |
|          |    | /MEMLD = /MEM && !IMEMWR                                                                                                                                                                                                               |

| /memst | С3 | This intermediate signal is asserted when the instruction is a memory store instruction.                                                                                                                                                                                                                                                                                                                                                                                                     |
|--------|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|        |    | /MEMST = /MEM && IMEMWR                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| /memw  | C3 | This signal is asserted during phase 2 when the instruction is a memory store instruction.                                                                                                                                                                                                                                                                                                                                                                                                   |
|        |    | /MEMW = /PHASE2 && /MEMST                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| /MEMEN | C3 | This signal is the select enable for memory and devices. When this signal is asserted, the Memory Unit's address decoder enables the device that is assigned to the address currently on the address bus. This device may then perform a read (when /OE is asserted) or a write (when /WE is asserted). /MEMEN is always asserted during states 1 and 2 so that the current instruction can be fetched. It is also asserted during states 4 to 6 if the instruction is a memory instruction. |
|        |    | STATE456 = /STATE4    /STATE5    /STATE6<br>/MEMEN = /STATE1    /STATE2    (/MEM && STATE456)                                                                                                                                                                                                                                                                                                                                                                                                |
| /IRCLK | C3 | This signal is asserted during state 2. It causes the data on the held Data Bus to be latched into the instruction register.                                                                                                                                                                                                                                                                                                                                                                 |
|        |    | /IRCLK = /STATE2                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| /0E    | C3 | This signal is the output enable for memory and devices. When active, the Memory Unit allows the currently addressed device to place data on the Data Bus. /OE is always asserted during states 1 and 2 so that the current instruction can be fetched. It is also asserted during states 5 and 6 when the instruction is a memory read.                                                                                                                                                     |
|        |    | STATE56 = /STATE5    /STATE6<br>/OE = /STATE1    /STATE2    (/MEMLD && STATE56)                                                                                                                                                                                                                                                                                                                                                                                                              |
| /we    | C3 | This signal is connected to the write-enable input of all RAM and other<br>devices that can be written to on the Memory Unit. During state 5 it provides<br>the write strobe that causes the selected device to store the contents of the<br>data bus.                                                                                                                                                                                                                                       |
|        |    | /WE = /STATE5 && /MEMST                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |

| /REGSE   | С3 | This signal is the select enable for registers. When active, the Register Unit allows registers to place data on the A, B and C Buses. It also allows a register to be written to when /REGWRI is asserted.           |
|----------|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|          |    | /REGSE = /STATE3    /PHASE2                                                                                                                                                                                           |
| /ALUOE   | C3 | When this signal is asserted, the ALU output is enabled onto the R-Bus.<br>Since the ALU must be enabled at the same time as the registers, /ALUOE is<br>the same signal as /REGSE.                                   |
|          |    | /ALUOE = /REGSE                                                                                                                                                                                                       |
| /PCREG   | С3 | This signal indicates that a register instruction is in fact a PC-to-register instruction. It is asserted whenever the instruction is a register instruction and the instruction has bit 4 active and bit 3 inactive. |
|          |    | /PCREG = /OPREG && IR4 && !IR3                                                                                                                                                                                        |
| /EFFADR  | С3 | This signal is asserted from state 3 until state 6 when the instruction is a memory instruction. It is involved in the address bus generation for memory access.                                                      |
|          |    | /EFFADR = /MEM && (STATE3    STATE4    STATE5    STATE6)                                                                                                                                                              |
| IBANKMUX | C7 | This is an alias for IR5 which is used to generate ALUB.                                                                                                                                                              |
|          |    | /IBANKMUX = /IR5                                                                                                                                                                                                      |
| IALU0    | C7 | This is an alias for IR0. It is bit 0 of a 4-bit code in instructions that specifies the ALU operation.                                                                                                               |
|          |    | /IALU0 = /IR0                                                                                                                                                                                                         |
| IALU1    | C7 | This is an alias for IR1. It is bit 1 of a 4-bit code in instructions that specifies the ALU operation.                                                                                                               |
|          |    | /IALU1 = /IR1                                                                                                                                                                                                         |
| IALU2    | C7 | This is an alias for IR2. It is bit 2 of a 4-bit code in instructions that specifies the ALU operation.                                                                                                               |
|          |    | /IALU2 = /IR2                                                                                                                                                                                                         |
| IALU3    | C7 | This is an alias for IR15. It is bit 3 of a 4-bit code in instructions that specifies the ALU operation.                                                                                                              |
|          |    | /IALU3 = /IR15                                                                                                                                                                                                        |

| IREGSA0 | C7 | This is an alias for IR8. It is bit 0 of a 3-bit code in register instructions that specifies the A register.  |
|---------|----|----------------------------------------------------------------------------------------------------------------|
|         |    | /IREGSA0 = /IR8                                                                                                |
| IREGSA1 | С7 | This is an alias for IR9. It is bit 1 of a 3-bit code in register instructions that specifies the A register.  |
|         |    | /IREGSA1 = /IR9                                                                                                |
| IREGSA2 | C7 | This is an alias for IR10. It is bit 2 of a 3-bit code in register instructions that specifies the A register. |
|         |    | /IREGSA2 = /IR10                                                                                               |
| IREGSB0 | C7 | This is an alias for IR5. It is bit 0 of a 3-bit code in register instructions that specifies the B register.  |
|         |    | /IREGSB0 = /IR5                                                                                                |
| IREGSB1 | C7 | This is an alias for IR6. It is bit 1 of a 3-bit code in register instructions that specifies the B register.  |
|         |    | /IREGSB1 = /IR6                                                                                                |
| IREGSB2 | C7 | This is an alias for IR7. It is bit 2 of a 3-bit code in register instructions that specifies the B register.  |
|         |    | /IREGSB2 = /IR7                                                                                                |
| IREGSC0 | C7 | This is an alias for IR11. It is bit 0 of a 3-bit code in register instructions that specifies the C register. |
|         |    | /IREGSC0 = /IR11                                                                                               |
| IREGSC1 | C7 | This is an alias for IR12. It is bit 1 of a 3-bit code in register instructions that specifies the C register. |
|         |    | /IREGSC1 = /IR12                                                                                               |
| IREGSC2 | C7 | This is an alias for IR13. It is bit 2 of a 3-bit code in register instructions that specifies the C register. |
|         |    | /IREGSC2 = /IR13                                                                                               |

## Buses

| Name    | Width | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|---------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DATABUS | 16    | This is a bidirectional bus which allows transfer of data to or from a memory-mapped device. When no device is enabled, this bus goes open-circuit. Therefore, inside the Control Unit, the last state of this bus is held by a bus-hold circuit, creating an internal 'held Data Bus': <i>HDATABUS</i> .                                                                                                                                                           |
|         |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| ADDRBUS | 24    | This specifies the address of a device from which data is to be read or to which data is to be written.                                                                                                                                                                                                                                                                                                                                                             |
|         |       | ADDRBUS<23:16> = (/EFFADR && !/PCREG) ? D-Bank : I-Bank                                                                                                                                                                                                                                                                                                                                                                                                             |
| RIN     | 16    | This bus is connected to the inputs of each register on the Register Unit.<br>It carries the data to be written during a register write operation.                                                                                                                                                                                                                                                                                                                  |
|         |       | RIN = /MEMLD ? HDATABUS : HRBUS                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| ABUS    | 16    | Connected between the Register Unit and the A input of the ALU, this specifies the ALU 'A' operand. When no register is selected, this bus goes open-circuit. Therefore, inside the ALU, the last state of this bus is held by a bus-hold circuit, creating an internal 'held A bus': <i>HABUS</i> .                                                                                                                                                                |
| BBUS    | 16    | Connected between the Register Unit and the Control Unit, this specifies<br>the ALU 'B' operand when the instruction is a register instruction. When<br>no device is enabled, this bus goes open-circuit. Therefore, inside the<br>Control Unit, the last state of this bus is held by a bus-hold circuit,<br>creating an internal 'held B Bus': <i>HBBUS</i> .                                                                                                     |
| CBUS    | 16    | Connected between the Register Unit and the Control Unit, this carries<br>the data to be written during a register to memory write operation. It is<br>also this data that is checked when deciding whether or not to take a<br>conditional branch. When no register is selected, this bus goes<br>open-circuit. Therefore, inside the Control Unit, the last state of this bus<br>is held by a bus-hold circuit, creating an internal 'held C bus': <i>HCBUS</i> . |
| ALUB    | 16    | Connected between the Control Unit and the B input of the ALU, this specifies the ALU 'B' operand.<br>P = IBANKMUX ? BANKOUT : PCVAL<br>Q = /BREGLIT ? ILITVAL : HBBUS<br>ALUB = /PCREG ? P : Q                                                                                                                                                                                                                                                                     |

| RBUS   | 16 | This bus carries the result of an ALU operation from the ALU to the<br>Control Unit. When the ALU output is disabled, this bus goes<br>open-circuit. Therefore, inside the Control Unit, the last state of this bus<br>is held by a bus-hold circuit, creating an internal 'held R bus': <i>HRBUS</i> . |
|--------|----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| REGSAn | 3  | This is the A-register select control bus. It is used by the Control Unit to<br>tell the Register Unit which register to select onto the A bus.<br>REGSA0 = /OPIMM ? IREGSC0 : IREGSA0<br>REGSA1 = /OPIMM ? IREGSC1 : IREGSA1<br>REGSA2 = /OPIMM ? IREGSC2 : IREGSA2                                    |
| REGSBn | 3  | This is the B-register select control bus. It is used by the Control Unit to<br>tell the Register Unit which register to select onto the B bus.<br>REGSB0 = IREGSB0<br>REGSB1 = IREGSB1<br>REGSB2 = IREGSB2                                                                                             |
| REGSCn | 3  | This is the C-register select control bus. It is used by the Control Unit to<br>tell the Register Unit which register to select onto the C bus.<br>REGSC0 = IREGSC0<br>REGSC1 = IREGSC1<br>REGSC2 = IREGSC2                                                                                             |
| ALUn   | 4  | This is the ALU control code bus. It is used by the Control Unit to tell the<br>ALU which operation to perform.<br>ALU0 = IALU0<br>ALU1 = IALU1<br>ALU2 = IALU1<br>ALU2 = IALU2<br>ALU3 = IALU3                                                                                                         |